Зарегистрироваться
Восстановить пароль
FAQ по входу

Taraate V. Digital Logic Design Using Verilog: Coding and RTL Synthesis

  • Файл формата pdf
  • размером 56,02 МБ
  • Добавлен пользователем
  • Описание отредактировано
Taraate V. Digital Logic Design Using Verilog: Coding and RTL Synthesis
New Delhi: Springer, 2016. - 431 p.
This book is designed to serve as a hands-on professional reference with additional utility as a textbook for upper undergraduate and some graduate courses in digital logic design. This book is organized in such a way that that it can describe a number of RTL design scenarios, from simple to complex. The book constructs the logic design story from the fundamentals of logic design to advanced RTL design concepts. Keeping in view the importance of miniaturization today, the book gives practical information on the issues with ASIC RTL design and how to overcome these concerns. It clearly explains how to write an efficient RTL code and how to improve design performance. The book also describes advanced RTL design concepts such as low-power design, multiple clock-domain design, and SOC-based design. The practical orientation of the book makes it ideal for training programs for practicing design engineers and for short-term vocational programs. The contents of the book will also make it a useful read for students and hobbyists.
Combinational Logic Design (Part I)
Combinational Logic Design (Part II)
Combinational Design Guidelines
Sequential Logic Design
Sequential Design Guidelines
Complex Designs Using Verilog RTL
Finite State Machines
Simulation Concepts and PLD-Based Designs
ASIC RTL Synthesis
Static Timing Analysis
Constraining ASIC Design
Multiple Clock Domain Design
Low Power Design...Pages 359-380
System on Chip (SOC) Design...Pages 381-398
Back Matter...Pages 399-416
  • Чтобы скачать этот файл зарегистрируйтесь и/или войдите на сайт используя форму сверху.
  • Регистрация